## ShanghaiTech University

## **EE 115B: Digital Circuits**

## Fall 2024

## Final Exam, January 7, 2025

My signature below indicates that I understand and have complied with the Academic Integrity Policy of ShanghaiTech University. I have neither received nor given any unauthorized aid.

Student ID: Name in Chinese:

- 1. (5 points, 1 point each.) Short questions.
  - (1) Convert (32.4)<sub>16</sub> to octal.

$$0011 \frac{32.14}{\sqrt{1010100}} \qquad (32.4)_{16} = (62.2)_{8}$$

(2) Convert (01100001)<sub>BCD</sub> to hexadecimal.

$$=(3p)_{16}$$

16 61 remainder

Solution

(3) Draw the circuit symbol for the two-input XOR gate.



(4) What does "VHDL" stand for? VHSIC (VeryHigh Speed Integrated Granits) Hardware Description Language

(5) What does "FPGA" stand for?

Field Programmable Gate Array

2. (20 points, 5 points each.) Develop the minimum sum of products (SOP) and product of sums (POS) expressions with and without the don't cares using Karnaugh map.

$$Y(A, B, C, D) = \sum m(1, 5, 7, 8, 9, 10) + X(0, 3, 13, 14)$$

NOTE: There may be other minimum expressions.

CAYES



01

without don't cares X 0 11

10

$$Y = (B + c + D)(\overline{A} + \overline{c} + \overline{D})(A + \overline{c} + D)$$

with don't cores 00 01 0 10

$$Y = (A+D)(B+D)(\overline{A}+\overline{c}+\overline{D})$$

Page 2 of 7

3. (15 points, 5 points each.) Convert the following AND-OR expression to NAND, AND-OR-Invert (AOI), and NOR expressions.

$$Y(A, B, C, D) = CD + B'D + BC'D' + A'BC$$

$$Y = CD + \overline{B}D + B\overline{c}D + \overline{A}Bc$$

$$= \overline{CD} + \overline{B}D + B\overline{c}D + \overline{A}Bc$$

$$= \overline{CD} \cdot \overline{B}D \cdot B\overline{c}D \cdot \overline{A}Bc$$

Page 3 of 7

4. (10 points, 5 points each.) Sketch the timing diagram of Q1 and Q2. Assume that the initial values of Q1 and Q2 are both 0. Ignore the propagation delay.



5. (30 points.) Consider the counter below. Note that  $V_{CC}$  means the logic value of 1.



(a) Sketch the timing diagram of Q<sub>A</sub>, Q<sub>B</sub>, Q<sub>C</sub>, and Q<sub>D</sub>. Analyze the binary sequence of this counter and identify its modulus. Assume that the initial states are Q<sub>A</sub>=Q<sub>B</sub>=Q<sub>C</sub>=Q<sub>D</sub>=0. The count is represented by "Q<sub>D</sub>Q<sub>C</sub>Q<sub>B</sub>Q<sub>A</sub>" with Q<sub>D</sub> as the most significant bit (MSB) and Q<sub>A</sub> as the least significant bit (LSB). (16 points for timing diagram, 4 points for binary sequence, and 4 points for modulus.)



(b) (True or False, 3 points.) This counter is a synchronous counter. Justify your answer.

True. All the four stages are driven by the Same clock.

(c) (True or False, 3 points.) This counter is an up-counter. Justify your answer.

- 6. (15 points.) Draw a state diagram for the following finite state machine. Below are the design specifications:
  - (a) The machine has one input (w) and one output (z).
  - (b) All changes occur at positive clock edges.
  - (c) Operation: z=1 if w=0 during two immediately preceding clock cycles; z=0, otherwise.
  - (d) When a reset signal is applied, the machine enters the first state.



|                   | V     |               |             |   |
|-------------------|-------|---------------|-------------|---|
|                   | State | bits received | bits needed | 7 |
| optional          | A     | -/1           | 00          | 0 |
| ( En arriver, and | B     | v             | O           | 0 |
| Thu,              | C     | 00            | _           |   |

- 7. (5 points.) Consider an analog to digital converter (ADC). The highest frequency of the analog signal is 5 kHz.
  - (a) Determine the Nyquist rate. (2 points.)

(b) Suppose the analog signal is sampled with a frequency of 20 kHz and the quantizer is composed of two 10-bit channels. Determine the data rate of this ADC. (3 points.)

Page 6 of 7

This page is intentionally left blank. Do NOT use this page as an answer sheet.